Low Power/ High Speed Design in VLSI with the application of Pipelining and Parallel Processing

Champakamala B S, Shilpa K C
Department of Electronics and Communication
Dr.Ambedkar Institute of Technology,
Bangalore, INDIA
bschampa@gmail.com

ABSTRACT:- The main objectives of any VLSI design are to achieve the low Power, minimum Delay and Area reduction. Minimizing power, delay & area is a challenge in the present situation, but all efforts to achieve one of these can lead to a better design. This paper proposes an EDA tool for low power/ high speed VLSI design, which solves any DFG to estimate the speed of operation and the percentage reduction in the power consumption using pipelining and parallel processing concepts.

Key Words:- VLSI, power consumption, critical path, DFG, Unfolding.

1 INTRODUCTION
In an IC technology, as more and more complex functions are required in various data processing and telecommunications devices, the need to integrate these functions in a small system/package is also increasing. The levels of integration as measured by the number of logic gates in a monolithic chip has been steadily rising for almost three decades, mainly due to the rapid progress in processing technology and interconnect technology. The most important message here is that the logic complexity per chip has been (and still is) increasing exponentially. The monolithic integration of a large number of functions on a single chip usually provides less area/volume and therefore, compactness. Less power consumption, Less testing requirements at system level, Higher reliability, mainly due to improved on-chip interconnects, Higher speed, due to significantly reduced interconnection length, Significant cost savings.

Most of the system level or circuit design is high performance and power optimization. For high performance system design, propagation delay minimization plays an important role. Basically size, cost, performance and power consumption are the crucial issues in low power portable battery operated system design.

The power dissipation and speed in a circuit present a trade-off, if we try to optimize on one, the other is affected. The choice between the two is determined by the way we chose the layout the circuit components. Layout can also affect the fabrication of VLSI chips, making it either easy or difficult to implement the components on the silicon.

To increase the speed or reducing power consumption pipeline and parallel processing are most appealing concept available which can easily apply on the chip level. Even if there is a difficulty to create the parallelism, unfolding provides transformation role to make it. [1, 2, 3]

2 PROBLEM FORMULATION
Design with low power consumption and also provide high speed is a challenge in the present situation. But all efforts to achieve one of these can lead to a better design.

3 VLSI DESIGN TECHNIQUES
Implementation of VLSI design algorithms includes high level architectural transformations. Pipelining, parallel processing, retiming, unfolding, folding and systolic array design methodologies plays an important role for optimized high performance design. There are numerous examples where we can deploy these concepts and some of them are Electrical Engineering, Microelectronics, Web search engines, Medical imaging and diagnosis. In this paper pipelining and parallel processing concepts [4] are used to build an EDA tool to compute percentage reduction in power consumption of any given DFG (Data Flow Graph).

3.1 PIPELINING
Pipelining transformation leads to a reduction in the critical path, which can be exploited to either increase the clock speed or sample speed or to reduce power consumption at same speed. Pipelining reduces the effective critical path by introducing pipelining latches along the data path. Pipelining has been used in the context of architecture design and compiler synthesis etc.

Consider the simple structure in Fig 1 where computation time of the critical path is \(2T_2\). Fig 2 shows the 2-level pipelined structure, where 1 latch is placed between the 2 adders and hence the critical path is reduced by half.
Consider the three-tap finite impulse response (FIR) digital filter as shown in Figure 3.

\[ y(n) = ax(n) + bx(n-1) + cx(n-2) \]

Critical path or the minimum time required for processing a new sample is limited by 1 multiply and 2 add times, i.e., if \( T_M \) is the time taken for multiplication and \( T_A \) is the time needed for addition operation then the “sample period” \( T_{sample} \) is given by

\[ T_{sample} \geq T_M + 2T_A \]

Therefore, the sampling frequency \( f_{sample} \) (also referred to as the throughput or the iteration rate) is given by

\[ f_{sample} \leq \frac{1}{T_M + 2T_A} \]

Consider the pipelined implementation of the 3-tap FIR filter of Figure 3. Obtained by introducing 2 additional latches is as shown in Figure 4.

The critical path is now reduced from \( T_M + 2T_A \) to \( T_M + T_A \). In this arrangement while the left adder initiates the computation of the current iteration the right adder is completing the computation of the previous iteration result. The schedule of events for this pipelined system is shown in the Table 1. In this system, at any time, 2 consecutive outputs are computed in an interleaved manner.

In M-level pipelined system, the number of delay elements in any path from input to output is \( (M - 1) \) greater than that in the same path in the original sequential circuit. While pipelining reduces the critical path, it leads to a penalty in terms of an increase in latency. Latency essentially is the difference in the availability of the first output data in the pipelined system and the sequential system. For example if latency is 1 clock cycle then k-th output is available in \((k + 1)\)-th clock cycle in a 1-stage pipelined system.
The following points may be noted:

- The speed of architecture (or the clock period) is limited by the longest path between any 2 latches or between an input and a latch or between a latch and an output or between the input and output.
- This longest path or the “critical path” can be reduced by suitably placing the pipelining latches in the architecture.
- The pipelining latches can only be placed across any feed-forward cutset of the graph.

**Cutset:** A cutset is a set of edges of a graph such that if these edges are removed from the graph, the graph becomes disjoint.

**Feed-forward Cutset:** A cutset is called a feed-forward cutset if the data move in the forward direction on all the edges of the cutset. For example, the cutset used to pipeline the FIR filter in Figure 4 is a feed-forward cutset.

We can arbitrarily place latches on a feed-forward cutset of any FIR filter structure without affecting the functionality of the algorithm.

### 3.2 PARALLEL PROCESSING

It is of interest to note that parallel processing and pipelining techniques are duals of each other, and if a computation can be pipelined, it can also be processed in parallel. Both techniques exploit concurrency available in the computation in different ways. While independent sets of computations are computed in an interleaved manner in a pipelined system, they are computed using duplicate hardware in parallel processing mode.

For example consider the 3-tap FIR filter described by (Figure 3). This system is a single-input single-output (SISO) system and is described by

\[ y(n) = ax(n) + bx(n-1) + cx(n-2) \]

To obtain a parallel processing structure, the SISO system must be converted into a MIMO (multiple-input multiple-output) system. For example, the following set of equations describe a parallel system with 3 inputs per clock cycle (i.e., level of parallel processing \( L=3 \))

\[
\begin{align*}
    y(3k) &= ax(3k) + bx(3k-1) + cx(3k-2) \\
    y(3k + 1) &= ax(3k + 1) + bx(3k) + cx(3k-1) \\
    y(3k + 2) &= ax(3k + 2) + bx(3k + 1) + cx(3k)
\end{align*}
\]

Here \( k \) denotes the clock cycle. As can be seen, at the \( k \)-th clock cycle the 3 inputs \( x(3k), x(3k + 1) \) and \( x(3k + 2) \) are processed and 3 samples are generated at the output. Parallel processing systems are also referred to as block processing systems and the number of inputs processed in a clock cycle is referred to as block size. Because of the MIMO (Multiple Input Multiple Output) structure, placing a latch at any line produces an effective delay of \( L \) clock cycles at the sample rate. Each delay element is referred to as a block delay (also referred to as \( L \)-slow). For example, delaying the signal \( x(3k) \) by 1 clock cycle would result in \( x(3k - 3) \) instead of \( x(3k - 1) \) which has been input in another input line. The block architecture for a 3-parallel FIR filter is shown in Figure 5.
Figure 5. A block processing example

Figure 6. Complete parallel processing system with block size 4

\[ T_{clk} \] must satisfy \( T_{clk} \geq T_M + 2T_A \)

Note that the critical path of the block or parallel processing system has remained unchanged and the clock period
But since 3 samples are processed in 1 clock cycle instead of 3, the iteration period is given by

\[ T_{iter} = T_{sample} = \frac{1}{T} \cdot T_{clk} \geq \frac{1}{3} (T_M + 2T_A) \]

It is important to understand that in a parallel system \( T_{clk} \neq T_{sample} \) whereas in a pipelined system \( T_{clk} = T_{sample} \). Figure 6 shows the complete parallel processing system including serial-to-parallel and parallel-to-serial converters.

3.3 UNFOLDING
Unfolding is a transformation technique that can be applied to a DSP program to create a new program describing more than one iteration of the original program. More specifically, unfolding a DSP program by the unfolding factor \( J \) creates a new program that describes \( J \) consecutive iterations of the original program. Unfolding is also referred to as loop unrolling and has been used in compiler theory [5]. For example, consider the DSP program.

\[
\begin{align*}
y(n) &= ay(n - 9) + x(n) \\
\end{align*}
\]

For \( n = 0 \) to \( \infty \). Replacing the index \( n \) with \( 2k \) results in \( y(2k) = ay(2k - 9) + x(2k) \) for \( k = 0 \) to \( \infty \). Similarly, replacing the index \( n \) with \( 2k + 1 \) results in \( y(2k + 1) = ay(2k - 8) + x(2k + 1) \) for \( k = 0 \) to \( \infty \). Together, the 2 equations

\[
\begin{align*}
y(2k) &= ay(2k - 9) + x(2k) \\
y(2k + 1) &= ay(2k - 8) + x(2k + 1) \\
\end{align*}
\]

Describe the same program as (1). The program in (2) describes 2 consecutive iterations of the program in (1). For example, for \( k = 7 \), the equations in (2) are

\[
\begin{align*}
y(14) &= ay(5) + x(14) \\
y(15) &= ay(6) + x(15) \\
\end{align*}
\]

These equations are the same as those described in (1) for the 2 consecutive iterations \( n = 14 \) and \( n = 15 \). The program in (2) describes a 2-unfolded version of the program in (1).
In unfolded systems, each delay is J-slow. This means that if the input to a delay element is the signal \( x(kj + m) \), the output of the delay element is \( x((k - 1)j + m) = x(kj + m - j) \). The 2-unfolded program corresponding to the equations in (2) is shown in Figure 8. Using the concept of J-slow delays, Figure 8 describes the computations.

The 2-unfolded program shown in Figure 8 was created by substituting \( n = 2k \) and \( n = 2k + 1 \) into (1). While this technique results in a correct 2-unfolded program, it can often be tedious to write the equations for the original and J-unfolded programs and then draw the corresponding unfolded data-flow graph (DFG), especially for larger values of J. This method describes a graph-based technique for directly unfolding the DFG to create the DFG of the J-unfolded program without explicitly writing the equations describing the original or unfolded program.

Unfolding has applications in designing high-speed and low-power VLSI architectures. One application is to unfold the program to reveal hidden concurrencies so that the program can be scheduled to a smaller iteration period, thus increasing the throughput of the implementation. Another application is to design parallel architectures at the word level and bit level. At the word level, these architectures can be used to design word-parallel architectures from word-serial architectures to increase the throughput or decrease the power consumption of the implementation. At the bit-level, unfolding can be used to design bit-parallel and digit-serial architectures from bit-serial architectures to achieve the same objectives as word-level unfolding.

4 ANALYSIS OF PIPELINING AND PARALLEL PROCESSING FOR POWER CONSUMPTION REDUCTION

PIPELINING FOR LOW POWER

Two main advantages of using Pipelining are

1. Higher Speed
2. Lower Power

Pipelining can increase the sample speed. This technique can be used for lowering the power consumption where sample speed does not need to be increased. The propagation delay \( T_{pd} \) is associated with charging and discharging of the various gate and stray capacitance in the critical path [6]. For CMOS circuits, the propagation delay can be written as

\[
T_{pd} = \frac{C_{charge} V_o}{k(L V_s - V_t)^2}
\]

(3)

Where \( C_{charge} \) denotes the capacitance to be charged/discharged in a single clock cycle, i.e., the capacitance along the critical path, \( V_s \) is the supply voltage and \( V_t \) is the threshold voltage. Parameter \( k \) is a function of technology parameter \( \mu \), \( L \) and \( C_{ext} \). The power consumption of a CMOS circuit can be estimated using the following equation,
Where $C_{\text{total}}$ denotes the total capacitance of the circuit, $V_o$ is the supply voltage, and $f$ is the clock frequency of the circuit. The above two equations are based on simple approximations and are appropriate only for a 1st-order analysis. Let

$$P_{\text{seq}} = C_{\text{total}} V_o^2 f$$

(5)

Represent the power consumed in the original filter. It should be noted that $f = \frac{1}{T_{\text{seq}}}$ where $T_{\text{seq}}$ is the clock period of the original sequential filter. Now consider an $M$-level pipelined system, where the critical path is reduced to $\frac{1}{M}$ of its original length and the capacitance to be charged/discharged in a single clock cycle is reduced to $\frac{1}{M}$ of its $C_{\text{charge}}$. Notice that the total capacitance does not change. If the same clock speed is maintained, i.e., the clock frequency $f$ is maintained, only a fraction of the original capacitance, $\frac{C_{\text{charge}}}{M}$, is being charged/discharged in the same amount of time that was previously needed to charge/discharge the capacitance, $C_{\text{charge}}$ (see Figure 9.). This implies, then, that the supply voltage can be reduced to $\beta V_o$, where $\beta$ is a positive constant less than 1. Hence the power consumption of the pipelined filter will be

$$P_{\text{pip}} = C_{\text{total}} \beta^2 V_o^2 f = \beta^2 P_{\text{seq}}$$

(6)

Therefore, the power consumption of the pipelined system has been reduced by a factor of $\beta^2$ as compared with the original system.

The power consumption reduction factor, $\beta$ can be determined by examining the relationship between the propagation delay of the original filter and the pipelined filter. The propagation delay of the original filter is given by

$$T_{\text{seq}} = \frac{C_{\text{charge}} V_o}{k(V_o - V_i)^2}$$

(7)

The propagation delay of the pipelined filter is given by

$$T_{\text{pip}} = \frac{C_{\text{charge}} \beta V_o}{k(\beta V_o - V_i)^2}$$

(8)

It should be noted that clock period $T_{\text{clk}}$ is usually set equal to the maximum propagation delay $T_{\text{pd}}$ in a circuit. Since the same clock speed is maintained for both filters, from the equations 5 and 6 the following quadratic equation can be obtained to solve for $\beta$.

$$M(\beta V_o - V_i)^2 = \beta(V_o - V_i)^2$$

Once $\beta$ is obtained, the reduced power consumption of the pipelined filter can be computed using equation 6.

**PARALLEL PROCESSING FOR LOW POWER**

Parallel processing like pipelining can reduce the power consumption of a system by allowing the supply voltage to be reduced. In an $L$-parallel system, the charging capacitance does not usually change while the total capacitance is increased by $L$ times. In order to maintain the same sample rate, the clock period of the $L$-parallel circuit must be increased to $LT_{\text{seq}}$, where $T_{\text{seq}}$ is the propagation delay of the sequential circuit given by (equation 5). This means that $C_{\text{charge}}$ is charged in time $LT_{\text{seq}}$ rather than in time $T_{\text{seq}}$. In other words, there is more time to charge the same capacitance (see Figure 10.). This means that supply voltage can be reduced to $\beta V_o$. 

---

The content continues with more detailed mathematical expressions and diagrams for further understanding.
The propagation delay considerations can again be used to compute the supply voltage of the L-parallel system. The propagation delay of the original system is given by (7), while the propagation delay of the L-parallel system is given by

$$LT = \frac{k(V_o - V_t)^2}{C_{charge} \beta V_o^2}$$

From equations 7 and 9, the following quadratic equation can be used to compute $\beta$

$$L(V_o - V_t)^2 = \beta(V_o - V_t)^2 \beta (V_o - V_t)^2 = \beta(V_o - V_t)^2$$

Figure 10. Critical path lengths for sequential and 3-parallel systems

Once $\beta$ is computed, the power consumption of the L-parallel system can be calculated as

$$P_{par} = \left(\frac{L C_{charge}}{C_{charge} V_o^2} f\right) \beta^2$$

$$= \beta^2 P_{seq}$$

Where $P_{seq}$ is power consumption of the sequential system given by (equation 5). Therefore as in the pipelined system, the power consumption of the L-parallel system has been reduced by a factor of $\beta^2$ as compared with the original sequential system.

**COMBINING PIPELINING AND PARALLEL PROCESSING FOR LOW POWER**

The techniques of pipelining and parallel processing can be combined for lower power consumption. The principles remain the same, i.e., pipelining reduces the capacitance to be charged/discharged in 1 clock period and parallel processing increases the clock period for charging/discharging the original capacitance (see Figure 11.).

Figure 11. (a) Charging/discharging of entire capacitance in clock period $T$. (b) Charging/discharging of capacitance in clock period $3T$ using a 3-parallel filter and 2 stages of pipelining

The propagation delay of the parallel-pipelined filter is obtained as follows

$$LT_{pd} = \left(\frac{C_{charge}}{M}\right) \beta V_o = \frac{L C_{charge} V_o}{k(V_o - V_t)^2}$$

Using this equation, the following quadratic equation is obtained

$$ML(\beta V_o - V_t)^2 = \beta(V_o - V_t)^2$$

**5 EXPERIMENTAL SETUP**

This VLSI design is developed on MATLAB platform. MATLAB is an efficient platform that has lots of library functions, graphical facilities, GUI, platform independent, factorization, high speed of execution and many more.

Consider any DFG, proposed solution computes the critical path with and without applying pipelining technique. By
comparing the critical path of original circuit with pipelined circuit, it is reduced by half after pipelining and hence higher speed is achieved as explained in section 3. Required power consumption in pipelined system compared to non pipelined system can be achieved by taking the fine grain pipelined version of the circuit with related equations. Similarly required power consumption in parallel processing system compared to non parallel processing system is computed with the help of certain assumption and equations. Required power consumption in combined pipeline and parallel system is computed with certain assumptions and equations as explained in section 4.

Pipelining reduce the length of critical path and hence the reduction in capacitance over the critical path which in turn reduce the power consumption. Parallelism increase the number of samples within the same time period and hence more time available to charge or discharge the capacitor. To reduce the power consumption the voltage is reduced, in result with extended value of time for charging or discharging. If voltage is reduced by a k factor in effect power consumption is reduced by the square factor [8].

Figure 12. Implementation order snapshot

6 CONCLUSION
The current challenges of VLSI design in terms of the speed and power have been taken up for research in the presented work. The two effective means namely pipelining and parallel processing have been used to meet these challenges.

Pipelining reduces the length of the critical path while placing the delay element in between. Feed forward cutest, transposition, fine-grain division of modules are the fundamental method under the pipelining. Parallelism takes the more number of samples in the same cycle to increase the speed, power consumption has been reduced with the concept of reducing the effective capacitance in the critical path or providing more time for charging or discharging.

7 ACKNOWLEDGEMENT
The author would like to thank Mrs. Shilpa K C for her assistance and valuable discussion over the course of this project. Besides, I would like to thank Dr. Ambedkar Institute of Technology, Bangalore for providing a good environment and facilities during the course this project and also our beloved friends who lent a helping hand in the success of this project.

REFERENCES: